RTL Microarchitect
3 days ago
Cambridge
Microarchitect & RTL Design Engineer Cambridge,/ Bristol England, United Kingdom We are a fast-moving Series B startup built by serial entrepreneurs with a vision to accelerate intelligent computing in the emerging chiplet era. We focus on software-driven, unified fabric solutions for single-die and multi-die systems. We design and license disruptive intellectual property for use in semiconductor chips, with software development platforms to simplify the design process and reduce the time to market for complex System-on-Chip (SoC) and multi-chiplet systems. This enables our partners to innovate and deliver compelling solutions for data center, infrastructure, AI, Automotive, and Edge IoT markets. We are looking for energetic and dedicated individuals share our passion for enabling innovation and excellence in the semiconductor industry that empowers game-changing products and services! Break through the data movement barrier We are a data-driven, software-defined, unified fabric boosts performance and scalability for SoCs and chiplets. Job Title: Microarchitect & RTL Design Engineer About the Role: We are seeking a seasoned Microarchitect and RTL Design Engineer with a strong background in microarchitecture and RTL coding. The ideal candidate will play a key role in shaping our technology portfolio, bringing expertise and creativity to our solutions Key Responsibilities: • Design and develop microarchitectures for a set of highly configurable IPs, • Microarchitecture and RTL coding ensuring optimal performance, power, area, • Collaborate with software teams to define configuration requirements, verification collaterals etc., • Work with verification teams on assertions, test plans, debug, coverage etc. Qualifications: • BS, MS in Electrical Engineering, Computer Engineering or Computer Science, • 8-20+ years and current hands-on experience in microarchitecture and RTL development, • Proficiency in Verilog, System Verilog, • Familiarity with industry-standard EDA tools and methodologies, • Experience with large high-speed, pipelined, stateful designs, and low power designs, • In-depth understanding of on-chip interconnects and NoCs, • Experience within ARM ACE/CHI or similar coherency protocols, • Experience designing IP blocks for caches, cache coherency, memory subsystems, interconnects and NOCs, • Familiarity with RAS designs, QoS in fabrics, PCIe/IO is a plus, • Experience with modern programming languages like Python is a plus, • Excellent problem-solving skills and attention to detail, • Strong communication and collaboration skills Contact: Uday Mulya Technologies "Mining The Knowledge Community"